# Jiaao (Mason) MA

Ph.D. Candidate, Department of Computer Science, Duke University

🖾 jiaao.ma@duke.edu | 📞 949-668-5668 | 🔗 https://jiaaom.github.io/ | 🕇 Durham, NC

#### **Research Interests**

My research interests include **Computer Architecture**, **Domain-specific Accelerators**, **Applied Cryptography**, **Deep Neural Network Compilers**, and **Privacy-preserving Machine Learning (PPML)**.

Currently, I focus on efficient software/hardware co-design for privacy-preserving computing, with the aim of improving computational efficiency and public accessibility.

I specialize in advancing **secure natural language processing (NLP)** and **data analysis** through **fully homomorphic encryption (FHE)**, focusing on optimization across **arithmetic circuits, compiler design, and hardware acceleration**.

## Education

Duke University, Ph.D. Candidate in Computer Science, Application-drivenSept 2021 - PresentProgrammable Efficient Accelerated Systems (APEX) Lab - apexlab-duke.github.ioSept 2021 - Present

- Advisor: Prof. Lisa Wu Wills
- TA Experiences: Undergraduate and Graduate-level Computer Architecture courses
- Relevant Coursework: Computational Complexity, Cryptography, NLP, Distributed System and Networking
- University of California, Irvine, Bachelor of Science in Computer Engineering Sept 2017 Jun 2021
- GPA: 3.825/4.0, Latin Honor of Cum Laude

## **Research Experience**

**Ph.D. Research Assistant** at Duke University – Durham, NC *Advised by Prof. Lisa Wills* 

Nov 2021 - Present

#### ML Compiler Framework for High-Performance Systolic Array Simulation

- Designed **the first compiler framework for heterogeneous systolic array** accelerators, enabling cycle-accurate evaluation of architectural and microarchitectural design choices.
- Optimizes specifically for state-of-the-art **language models** (BERT, GPT-2, GPT-Neo, etc.) and Transformer-based **U-Net models**. The modular pipeline takes PyTorch models and produces low-level hardware instructions that optionally integrate with the Beethoven framework.
- Features flexible **operations fusion** support that optimizes the distribution of workload between heterogeneous functional units based on affinity while minimizing data movement costs.
- Provides seamless integration with PyTorch's ecosystem through TorchDynamo and FX, enabling efficient model compilation and optimization for specialized accelerator architecture.

#### Hardware Accelerator for Multi-bit Fully Homomorphic Encryption

- Developed a specialized hardware accelerator for multi-bit Torus-FHE, achieving 2600× and 1200× speedup compared to CPU and GPU platforms, respectively, on real-world workloads including LLM inference, CNN inference, and regression models.
- Features the first heterogeneous FFT cluster design in FHE accelerators for fast large polynomial multiplication.
- The proposed architecture effectively addresses scaled ciphertext dimensions and excessive memory bandwidth requirements. Compared to the previous state of the art, it achieves 2.8× better throughput per unit area.

#### ML Compiler for Multi-bit FHE Hardware Accelerator

- Developed the **first compiler for FHE hardware accelerators** based on *Multi-Level Intermediate Representation* (MLIR) and FHELinAlg dialect, with integration to the Concrete toolchain.
- Introduces multi-level operation deduplication and data reuse that reduces up to 47.12% key-switching operations and memory requirement by 11.28GB/s.
- For the first time, a quantized large language model (GPT-2) is compiled targeting hardware accelerators, enabling **real-time privacy-preserving LLM inference**.

#### High-performance CUDA and Distributed CPU Execution Engine for Boolean FHE

- The first execution engine for Boolean FHE programs that works on both distributed CPU and GPU platforms.
- The CUDA backend shows up to **120**× **speedup** compared to the prior GPU executor by leveraging CUDA Graphs and improved scheduling and dependency management.
- The distributed backend shows up to 60× **speedup** compared to a single-node executor, enabling high-performance distributed FHE execution for the first time.

#### PyTorch Neural Network to Verilog Generator

- Developed the *ChiselTorch* generator to facilitate privacy-preserving neural network model implementation.
- Ensured correctness by providing pre-built Chisel modules for common neural network layers (e.g., convolution, pooling, activation, normalization).
- Maximized performance by enforcing a data-oblivious computational model, translating computation DAGs into fused combinatorial forms to minimize operation count and enhance efficiency.

**Undergrad Research Assistant**, at H.E.R.O. Lab, UC Irvine – Irvine, CA Jun 2020 - May 2021 *Advised by Prof. Hung Cao* 

• Develop an IoT board with 8-way electrocardiogram (ECG) sensors to send real-time data to the cloud for data analysis with ML model and real-time feedback to monitor fetal and maternal well-being during pregnancy.

# **Undergrad Research Assistant**, UC Irvine – Irvine, CA *Advised by Prof. Kwei-Jay Lin*

• AutoCoach: Use smartphone on-device gyroscope and SVM model to identify driving events and risk levels with SVM and LDA. Analyze driver personality based on collected events.

Nov 2019 - Mar 2021

• **ArPico**: Develop an indoor-picture localization system to calculate the precise indoor location in environments with challenging ambient lighting for edge devices.

#### **Publications**

| Mansi Choudhary, Chris Kjellqvist, Jiaao Ma, Lisa Wills, <b>A Cycle-Accurate</b><br><b>Simulator for Heterogeneous Systolic Array Architectures</b><br>2025 IEEE International Symposium on Performance Analysis of Systems and Software<br>(ISPASS), Ghent, Belgium                                                                 | Mar 2025         |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| Jiaao Ma, Ceyu Xu, Lisa Wills, <b>A Scalable Architecture for Efficient Multi-bit Fully</b><br>Homomorphic Encryption<br>Under submission for ASPLOS 2025                                                                                                                                                                            | Oct 2024         |
| Jiaao Ma, Ceyu Xu, Lisa Wills, <b>PyTFHE: An End-to-End Compilation and</b><br><b>Execution Framework for Fully Homomorphic Encryption Applications</b><br>10.1109/ISPASS57527.2023.00012<br><b>Best paper award</b> in 2023 IEEE International Symposium on Performance Analysis of Systems and Softw<br>(ISPASS), Raleigh, NC, USA | Apr 2023<br>ware |
| Honors and Rewards                                                                                                                                                                                                                                                                                                                   |                  |

# • ISPASS-2023 Best Paper Award

- Undergraduate Research Opportunities Program (UROP) Scholarship at UCI, 2020
- Summer Undergraduate Research Program (SURP) Scholarship at UCI, 2020
- Dean's Honor List recipient at UCI, 2018-2020
- Latin Honor of Cum Laude, 2021

#### **Knowledge Area**

**Programming:** C/C++, Rust, Python, CUDA, Java, Scala, Chisel HDL, Verilog **Compilers and EDA Tools:** LLVM, MLIR, Yosys, FIRRTL, Synopsys and Cadence toolchains **ML / FHE Toolchain:** PyTorch, Candle ML, DeepSpeed, Concrete-ML, OpenFHE, TFHE-rs